Manuscript version: Author’s Accepted Manuscript
The version presented in WRAP is the author’s accepted manuscript and may differ from the published version or Version of Record.

Persistent WRAP URL:
http://wrap.warwick.ac.uk/162881

How to cite:
Please refer to published version for the most recent bibliographic citation information.

Copyright and reuse:
The Warwick Research Archive Portal (WRAP) makes this work by researchers of the University of Warwick available open access under the following conditions.

Copyright © and all moral rights to the version of the paper presented here belong to the individual author(s) and/or other copyright owners. To the extent reasonable and practicable the material made available in WRAP has been checked for eligibility before being made available.

Copies of full items can be used for personal research or study, educational, or not-for-profit purposes without prior permission or charge. Provided that the authors, title and full bibliographic details are credited, a hyperlink and/or URL is given for the original metadata page and the content is not changed in any way.

Publisher’s statement:
Please refer to the repository item page, publisher’s statement section, for further information.

For more information, please contact the WRAP Team at: wrap@warwick.ac.uk.
Impact of Temperature and Switching Rate on Forward and Reverse Conduction of GaN and SiC Cascode devices: A Technology Evaluation

Yasin Gunaydin\(^1\), Saeed Jahdi\(^1\), Olayiwola Alatise\(^2\), Jose O Gonzalez\(^2\), Mohammad Hedayati\(^1\), Bernard Stark\(^1\), Juefei Yang\(^1\), Xibo Yuan\(^1\), Phil Mellor\(^1\)

\(^1\) EE&MG research group, University of Bristol, United Kingdom
\(^2\) PEATER research group, University of Warwick, United Kingdom
* im19021@bristol.ac.uk

Keywords: Gallium Nitride (GaN), Silicon Carbide (SiC), Cascode, Transients, Reliability

Abstract

This paper provides the first comprehensive study on the forward and reverse conduction and reliability performance of the Gallium Nitride (GaN) and Silicon Carbide (SiC) power cascode devices, in comparison with standard silicon & SiC power MOSFETs and the silicon superjunction MOSFETs. The impact of temperature and the external gate resistance are investigated, and a practical yet accurate analytical model has been developed to calculate the switching rate of cascode devices. The 3rd quadrant operation devices through the body diodes is also studied along with unclamped switching properties for avalanche breakdown limits of GaN and SiC cascodes.

1 Introduction

Gallium Nitride high electron mobility transistor (GaN HEMT) is a recent wide-bandgap power semiconductor device with many interesting features. The cross-section of the device is shown in Fig.1(i). The properties of GaN HEMT include wide-bandgap, high carrier mobility in the two dimensional electron gas (2DEG) layer & high critical electric field. The main disadvantage of early HEMTs was its normally-on depletion-mode characteristics \([1]\). Since development of HEMTs, there has been many efforts to fabricate normally-off enhancement-mode HEMTs, for example by addition of a thin AlGaN barrier layer \([2]\), gate injections \([3]\), p-GaN gate \([4]\) and gate recess structures \([5]\). The cascode structure \([6]\) is also suggested as an alternative approach where normally-on devices are stacked with a low voltage normally-off transistor as shown in Fig.1(ii). HEMT & JFET devices in cascodes do not have inherent body diodes, but the body diode of the low side MOSFET effectively acts as the reverse body diode of the whole cascode structure \([7]\). The current will then continue to flow in reverse direction through the high voltage transistor itself. The working principles of the cascode structures is shown in Fig.1(ii). As seen, at off-state the low voltage MOSFET will first block up to its rating (~20-30V). This voltage is then transferred to gate of the depletion-mode device (HEMT or JFET). This voltage will cause the high voltage device to turn-on and block most of the rest of the voltage. This continues until the low voltage MOSFET is turned-on, at which point the voltage across it is reduced and this will lead the depletion-mode device to once again turn-on. The voltage sharing between the two devices is based on the output capacitances and this must be carefully calculated \([8]\). In this study, comprehensive measurements are performed on forward and reverse conductions. In addition, the reliability of GaN HEMT and SiC JFET cascodes are assessed too. An analytical model for transients is also developed and validated.

Fig. 1 (i) Cross-section of SiC JFET (left) & GaN e-HEMT (right), (ii) working principles of the cascode devices.
2 Experimental Setup

To analyse the performance of the devices, their characteristics must be compared with similarly rated devices under the same switching conditions. The devices that are used in the measurements of this paper are shown in Fig.2(i) with their datasheet number. The circuit diagram of the double pulse inductive switching measurement tests used in the experiments of the paper is also shown in Fig.2(ii). The tests are performed with different external gate resistances on the gate driver ranging from 10 to 220 Ω with temperatures of the switching transistor ranging between 25°C to 175°C in steps of 25°C. The temperature is controlled via an electric hotplate that is directly connected to the case of the transistors. The cascode GaN device and the silicon superjunction MOSFET are rated at 900 Volts while the SiC cascode and silicon and SiC standalone MOSFETs are rated at 1.2 kV. The forward tests are performed with 650 volts and 5 A while the reverse 3rd quadrant tests are performed with reduced electrothermal stress at 400 volts and 4 A.

![Image](image1)

(i)

![Image](image2)

(ii)

![Image](image3)

(iii)

Fig. 2(i) The silicon, SiC & GaN power devices in the measurements, (ii) circuit diagram of the double-pulse inductive tests with all parasitic elements indicated, (iii) the test board for the measurements.

The measurements consist of the dynamic switching transients at turn-on and turn-off switching events and its comparison with standalone MOSFETs, 3rd quadrant reverse conduction of the body diodes and its stored charge in addition to avalanche breakdown limits of the two cascode devices under excessive electrothermal stress via unclamped inductive switching.

3 Experimental Measurements

To ensure on the comprehensiveness of the measurements of this study, they are divided into forward dynamic transient measurements, reverse switching transients and reliability evaluations through unclamped inductive tests. The forward conduction (1st quadrant) and reverse conduction (3rd quadrant) are evaluated for all silicon, SiC & GaN devices while the unclamped tests are performed only for the latter two.

3.1 Forward Conduction

Fig.3(i) shows the turn-on current transient of the silicon, SiC & GaN devices tested at 650 volts with gate resistance of 10 Ω and 25°C. It is seen that the GaN device has the fast current switching transient and hence the highest degree of oscillations. Fig.3(ii) also show the turn-on voltage transient of the devices in the same switching event. It can be seen that the slope of the voltage drop in the GaN device is the fastest and it is the only device that exhibits considerable ringing.
At turn-off, as shown in Fig. 5, both devices have their transient times increased with temperature while GaN device in Fig. 5(i) is more sensitive to gate resistance than the SiC device in Fig. 5(ii). At low gate resistance, the GaN device has much lower voltage transient time than the SiC device, however as the gate resistance is increased the transient time of the GaN device rapidly increases to become similar to that of the SiC.

Fig. 4 shows the switching rates (dI/dt & dV/dt) of (i) current transients at turn-on, (ii) voltage transient at turn-on, (iii) current transient at turn-off & (iv) voltage transient at turn-off, showing that GaN cascode is much faster than all other competing devices in all cases. The turn-on current switching rate of GaN cascode is almost 7.5 and 3.5 times higher than the SiC cascode for all temperatures when switching with 10 Ω (shown in Fig. 6) and 220 Ω gate resistance (not shown in Fig. 6). This is another indicator that the dependency of the GaN cascode on the gate resistance is higher than that of the SiC cascode. This, although in essence is an advantage, but demonstrates why designing an effective gate driver and application circuit for GaN cascode can be challenging. Regarding to turn-off stage, the tendency of the current switching rate is same as turn-on stage, but the superiority of GaN is less clear in turn-off stage. Here, the current switching rate of GaN device is just 2.5 times higher than that of the SiC cascodes. Additionally, when the gate resistance is increased from 10 Ω to 220 Ω, the current switching rate is decreased by 600% and 400% for GaN and SiC cascodes respectively. The superiority of the switching rate of GaN cascode is even more clear in the voltage transients (dV/dt) compared with the superjunction MOSFET, SiC cascode and silicon MOSFET.

Fig. 3. The transients of the silicon, SiC & GaN devices at (i) current turn-on, (ii) voltage turn-on, (iii) current turn-off & (iv) voltage turn-off. It can be seen that the GaN device is the fastest in all switchings.

Fig. 3(iii) shows the turn-off current transient of the silicon, SiC & GaN devices tested at 650 volts with gate resistance of 10 Ω and 25°C. It is seen that the current in the GaN device drops without any delay while the other devices are a bit slower. This has clearly resulted in some degree of oscillations at the output. Fig. 3(iv) shows the voltage transient during the same switching event. It can be seen that similar to the current, the voltage transient in the GaN cascode is the fastest followed by the SiC cascode and SiC MOSFET.

Fig. 4 shows the turn-on switching times of the (i) GaN and the (ii) SiC cascodes in comparison with each other in a wide range of temperature and gate resistances. It is seen that the switching times at turn-on for GaN cascode slightly increases with temperature while in SiC it slightly decreases due to the opposing trends in the threshold voltage of JFETs & HEMTs.

Fig. 6 shows the switching rates (dI/dt & dV/dt) of (i) current transients at turn-on, (ii) voltage transient at turn-on, (iii) current transient at turn-off & (iv) voltage transient at turn-off, showing that GaN cascode is much faster than all other competing devices in all cases. The turn-on current switching rate of GaN cascode is almost 7.5 and 3.5 times higher than the SiC cascode for all temperatures when switching with 10 Ω (shown in Fig. 6) and 220 Ω gate resistance (not shown in Fig. 6). This is another indicator that the dependency of the GaN cascode on the gate resistance is higher than that of the SiC cascode. This, although in essence is an advantage, but demonstrates why designing an effective gate driver and application circuit for GaN cascode can be challenging. Regarding to turn-off stage, the tendency of the current switching rate is same as turn-on stage, but the superiority of GaN is less clear in turn-off stage. Here, the current switching rate of GaN device is just 2.5 times higher than that of the SiC cascodes. Additionally, when the gate resistance is increased from 10 Ω to 220 Ω, the current switching rate is decreased by 600% and 400% for GaN and SiC cascodes respectively. The superiority of the switching rate of GaN cascode is even more clear in the voltage transients (dV/dt) compared with the superjunction MOSFET, SiC cascode and silicon MOSFET.
3.2 Reverse Conduction
To understand the effectiveness of GaN & SiC cascode devices in comparison with standalone transistors in all applications, their 3rd quadrant operation in reverse direction is also analysed. This is an important factor as reverse anti-parallel conduction typically becomes necessary when an inductive load is present, otherwise there will be a significant voltage spike across the transistor in reverse direction with typically destructive consequences. In Fig.7(i), it can be seen that the body diode forward voltage of the GaN cascode is higher than that of the SiC cascode because of the lateral structure of the HEMT device which means the voltage blocking region between drain and source and the 2DEG channel region have the same length. Therefore, the length of the channel for a device that is rated at 900 volts will be substantial. Also, it can be seen that the conduction in SiC body diode is temperature invariant due to its lower temperature resistance compared with GaN. Fig.7(ii) also shows the reverse recovery current in turn-off switching transient, where both GaN & SiC cascode show negligible recovery charge compared with silicon superjunction MOSFET. This is because the low voltage enhancement-mode MOSFET in the cascode have very low stored recovery charge and the GaN HEMT and SiC JFET do not contribute to reverse recovery charge.

3.3 Reliability Studies
An important factor in analysis of power devices is their reliability in terms of the unclamped inductive switching (UIS) performance. To investigate this, the UIS test circuit is set up by removal of the diode in the double-pulse switching circuit and the pulse width of the gate voltage and the inductor size is differentiated to decide the peak of the avalanche current, therefore the current is constantly risen until avalanche failure happens. Fig.8(i) shows the UIS breakdown limits of the SiC cascode while Fig.8(ii) shows the same for the GaN cascode. It is seen that SiC cascode tolerates significant electrothermal stress to almost twice of its ratings, while the GaN device has virtually no avalanche robustness, failing at only 1 A. The GaN cascode failure is due to the lack of an extraction mechanism for the generated hole current in depletion-mode HEMT.
4 Modelling Analysis

To model the performance of cascode devices, the equivalent capacitors must be first evaluated based on the 6 internal capacitances for the two devices in the cascode structure as shown in Fig. 8. The overall capacitances at the output terminals of the device are given in the datasheets, based on which the internal capacitances can be calculated by using computer software, i.e., MATLAB, as in equivalent capacitors. Here, we effectively have 6 unknown variables for the 6 internal capacitors in the cascode structure and 6 total capacitor values from the datasheet graph. The model and datasheet values of the total equivalent capacitors for the GaN and SiC cascode devices is shown in Fig. 9. The current in the low voltage driving MOSFET can be written as:

\[
I_{DS} = \frac{W_{G}C_{OX}}{2L} (V_{GS} - V_{TH})^2
\]  

In which \(V_{GS}\) is the gate-source voltage, \(V_{TH}\) MOSFET’s threshold voltage, \(W\) is the width of the device, \(L\) is the length of the device, the \(C_{OX}\) is the gate oxide capacitance and \(\mu\) is the carriers’ mobility. The only time-dependant parameter in (1) is the gate voltage. By taking the derivative of the equation (1) with time, the current switching rate at turn-on and turn-off transients can be written as:

\[
\frac{dI_{DS}}{dt} = \frac{W_{G}C_{OX}}{2L} (V_{GS} - V_{TH}) \frac{dV_{GS}}{dt} \bigg|_{ON}
\]  

\[
\frac{dI_{DS}}{dt} = \frac{W_{G}C_{OX}}{2L} (V_{GS} - V_{TH}) \frac{dV_{GS}}{dt} \bigg|_{OFF}
\]

Therefore, determining the time-dependant gate-source voltage is essential to be able to estimate the switching rates.

In order to ensure that the model is accurate all the parasitic inductances and the voltage-dependant non-linear parasitic capacitances must be considered in determination of the rate of change of \(V_{GS}\). To solve the typical double pulse circuit in Fig 2(ii), Kirchhoff’s laws are used to result in the equation 3 which is \(dV_{GS}/dt\) for the turn-on and turn-off transients. The implementation of \(dV_{GS}/dt\) of eq. (3) in (2) delivers the \(dI_{DS}/dt\).
\[
\frac{dV_{GS}}{dt} \bigg|_{ON} = \frac{2V_{DD} \sin \left( \frac{t}{C_{issHV}(6) \cdot R_{Q}^{2}} + 4(L_{D} + L_{p}) \right)}{2(L_{D} + L_{p}) \cdot \sqrt{C}} \times \frac{\exp \left( -\frac{R_{Q} \cdot t}{2(L_{D} + L_{p})} \right)}{\sqrt{C_{issHV} \cdot (4(L_{D} + L_{p}) - C_{issHV} \cdot R_{Q}^{2})}}
\]

\[
\frac{dV_{GS}}{dt} \bigg|_{OFF} = \frac{V_{DD}}{C_{issHV}} \cdot \exp \left( \frac{-R_{Q} \cdot t}{2L} \right) \times \cosh \left( \frac{t}{4} \cdot \sqrt{\frac{C_{issHV} \cdot R_{Q}^{2} - L}{4L \cdot \sqrt{C_{issHV}}}} \right)
\]

Fig. 10 shows the results of the model and its comparison with measurements for the GaN & SiC cascode devices for both the (i) turn-on and (ii) turn-off switchings. It can be seen that the developed model matches well with the measurements for a range of gate resistances. The \(dV_{GS}/dt\) is decreased with increase of gate resistance in both the turn-on and turn-off transients. It is also seen that at turn-on the GaN device has 3.5 times faster switching rate while in the turn-off, this superiority is only twice that of the SiC cascode. The model, as developed in equation 2 by implementing the equation 3 has also been able to predict this trend correctly.

5 Conclusion

In this paper, the key performance characteristics of the GaN and SiC cascode devices in comparison with similarly-rates silicon and SiC devices are analysed. Extensive experimental measurements on devices have shown that the GaN normally-off cascode device has superior switching performance in both turn-on and turn-off transients in its current and voltage waveforms, followed by the SiC cascode device, SiC standalone device and the silicon power MOSFETs. It is also shown that the switching rate of both GaN & SiC cascodes are not significantly temperature-dependant, but they are more dependent on gate resistance, especially in the case of GaN device. It is shown experimentally that the body-diode of the GaN & SiC cascodes shows very small reverse recovery charge when compared with other devices, especially the silicon junctional MOSFET. This is due to the small low voltage MOSFETs used in cascode structure coupled with reverse conduction ability of depletion-mode HEMTs & JFETs. The unclamped inductive switching (UIS) measurements on the two cascode devices shows that the GaN device have negligible avalanche rating while the SiC device exhibits significant avalanche ruggedness. The lack of avalanche rating in the GaN device is due to the absence of an extraction mechanism of the generated holes in the GaN/AlGaN interface during avalanche process. Finally, a modelling analysis is performed for the switching rate of the two cascode devices. As the equivalent capacitance of the devices dynamically change throughout the switching the values for each of the six capacitors in each cascode structure must be first derived. The results of the model exhibit a close likeness of the measurements for both GaN & SiC cascodes.

6 Acknowledgements

The author would like to acknowledge the support of the UK EPSRC grant EP/R004366/1 and EPSRC offshore renewable energy (ORE) Supergen hub for enabling this research.

7 References